# **ASIC & FPGA HW(4)**

## Parham Gilani - 400101859

سوال **1** )

Net Delay and Logic Delay are both important factors in determining the maximum working frequency of a digital circuit. Let's break down their differences and discuss how pipelining can improve Net Delay.

#### 1. Net Delay:

- Net Delay refers to the time taken for a signal to propagate through the interconnect wires (metal traces) between different logic elements in a circuit.
- It includes the delay caused by the resistance, capacitance, and other electrical characteristics of the wires.
- Net Delay can vary depending on the routing of signals and the distance they need to travel between logic elements.
- In high-performance designs, reducing net delay is crucial for achieving higher clock frequencies.

### 2. Logic Delay:

- Logic Delay, on the other hand, refers to the time taken for a signal to propagate through the logic gates themselves.
- It includes the delay caused by the inherent propagation delay of logic gates, such as AND, OR, NOT gates, etc.
- Logic Delay is influenced by factors like gate size, transistor characteristics, and the complexity of the logic function being implemented.
- While reducing logic delay is important, it's often more predictable and easier to optimize compared to net delay.

Now, let's discuss how pipelining can help improve net delay:

Pipelining involves breaking down a sequential process into smaller, independent stages, with each stage executed in parallel. By inserting pipeline registers between these stages, the critical path of the circuit is shortened, leading to several benefits related to net delay:

#### 1. Reduced Interconnect Length:

- Pipelining allows breaking long paths into shorter segments, reducing the distance signals need to travel between logic elements.
- Shorter interconnect lengths lead to lower net delay, as signals propagate faster over shorter distances due to reduced resistance and capacitance effects.

### 2. Balanced Timing Constraints:

- By dividing the circuit into pipeline stages, each stage can be optimized independently to meet timing constraints.
- This can help balance the timing across the entire circuit, reducing the overall net delay by distributing it more evenly.

### 3. Improved Clock Distribution:

- Pipelining facilitates easier clock distribution since each pipeline stage operates on a portion of the clock cycle.
- With shorter segments, clock skew issues are minimized, leading to more reliable clocking and reduced net delay related to clock distribution.

## 4. Parallel Processing:

- Pipelining enables parallel processing of multiple inputs, effectively increasing throughput.
- This can lead to a reduction in overall net delay as multiple operations can be executed concurrently, reducing the time taken to process each input.

In summary, pipelining can significantly improve net delay by breaking down long paths into shorter segments, balancing timing constraints, improving clock distribution, and enabling parallel processing. By reducing net delay, pipelining helps in achieving higher clock frequencies and improving the overall performance of digital circuits.

```
سوال 2)

(a) در این قسمت صرفا یک رجیستر temp تعریف کردم و مقدار حاصل ضرب را در ان ریختم و در مرحله بعد 7 برابر
```

کردم. فرکانس کاری در اردر 128 MHz است.

```
NET "clk" TNM_NET = "clk";
TIMESPEC "TS_clk" = PERIOD "clk" 7.8 ns HIGH 50%;
```

b,c این قسمت صرفا همان کد را پایپلاین کردم و به جای ضرب در 7 از شیفت 3 تایی و منها یه که به صورت نقیض به اضافه 1 است استفاده کردم. در عمل 4 لایه پایپلاین داریم. فرکانس کاری مدار در اردر 540MHz است چون در عمل دستورات بزرگ را به دستورات کوچکتر خورد کردم و بدیهی است فرکانس در این حالت بیشتر میشود. منابع مصرفی در حالت فوق برابر 134 رجیستر و 84 تا LUT و 105 فلیپ فلاپ و 81 تا 108 است.

```
NET "clk" TNM_NET = "clk";
TIMESPEC "TS_clk" = PERIOD "clk" 1.85 ns HIGH 50%;
```

```
module Q2_b (
    input wire clk,
    input wire [19:0] num1,
    input wire [19:0] num2,
    output reg [42:0] result
    );

reg [42:0] prod1, prod2, mult;

always @(posedge clk) begin
    mult <= num1 * num2;
    prod1 <= mult << 3;
    prod2 <= prod1 + ~mult;
    result <= prod2 + 1;
    end
endmodule</pre>
```

input wire [19:0] num1,

input wire [19:0] num2,
output reg [42:0] result

always @(posedge clk) begin
 temp <= num1 \* num2;
 result <= 7 \* temp;</pre>

reg [42:0] temp;

module Q2\_a(

```
Actual multiply: 7 * 1 * 2 = 14

First Module: 7 * 1 * 2 = 14

Second Module: 7 * 1 * 2 = 14
```

```
Actual multiply: 7 * 2 * 3 = 42

First Module: 7 * 2 * 3 = 42

Second Module: 7 * 2 * 3 = 42
```

```
Actual multiply: 7 * 6 * 8 = 336

First Module: 7 * 6 * 8 = 336

Second Module: 7 * 6 * 8 = 336
```

برای تست ماژول های مربوطه نیز تست بنچ نوشتم تا هر دو ماژول را با هم تست کند. همانطور که دیده میشود در هر ماژول به در ستی عمل میکند.

a) Finite Impulse Response (FIR) filters are widely used in digital signal processing for various applications such as noise reduction, signal enhancement, and more. Two common FIR filter structures are the Direct Form and Transposed Form.

## **Direct Form FIR Filter:**

## 1. Structure:

- The direct form FIR filter is the most straightforward implementation.
- It directly implements the convolution equation using the filter coefficients and input samples.

## 2. Equation:

The output of a direct form FIR filter can be represented as:

$$y[n] = b_0 x[n] + b_1 x[n-1] + \dots + b_{n-1} x[n-(N-1)]$$

#### where:

- y[n] is the output at time n,
- x[n] is the input at time n,
- b\_0, b\_1, ..., b\_{N-1} are the filter coefficients,
- N is the filter order.

# 3. Advantages:

- Simple and straightforward to implement.
- Easy to understand and analyze.

# 4. Disadvantages:

- Requires a large number of adders and multipliers, especially for higher-order filters.
- Not efficient in terms of hardware utilization.

## **Transposed Form FIR Filter:**

#### 1. Structure:

- The transposed form FIR filter is a reordering of the direct form.
- It rearranges the structure to reduce the number of adders and multipliers required.

## 2. Equation:

The output of a transposed form FIR filter can be represented as:  $y[n] = b_{n-1} x[n] + b_{n-2} x[n-1] + \dots + b_0 x[n-(N-1)]$ 

where the coefficients are now in reverse order compared to the direct form.

## 3. Advantages:

- Reduced hardware complexity: In the transposed form, the number of adders and multipliers is reduced because it exploits the symmetry of the coefficients.
- Better suited for hardware implementation, as it reduces the critical path delay.

# 4. Disadvantages:

- Slightly more complex mathematically than the direct form, but not significantly.
- May be less intuitive to understand compared to the direct form for some.

### **Differences:**

## 1. Implementation Complexity:

- Direct Form: Simple to understand and implement but can be hardware-intensive.
- Transposed Form: More complex conceptually but offers reduced hardware complexity.

## 2. Hardware Efficiency:

- Direct Form: Inefficient use of hardware due to a larger number of adders and multipliers.
- Transposed Form: More efficient use of hardware due to the reduced number of operations.

### 3. Coefficient Order:

- Direct Form: Coefficients are in the same order as the original filter design.
- Transposed Form: Coefficients are in reverse order compared to the original filter design.

# 4. Critical Path Delay:

- Direct Form: Typically has a longer critical path delay due to its structure.
- Transposed Form: Reduced critical path delay, making it more suitable for applications with strict timing requirements.

In summary, the direct form FIR filter is simpler to understand but may not be the most efficient in terms of hardware usage. The transposed form FIR filter, while slightly more complex conceptually, offers reduced hardware complexity and is often preferred for hardware implementations where efficiency and timing considerations are important.

```
شمای مدار مورد نظر به صورت زیر است که چون مدار باید دارای 10 تپ باشد باید 10 تا رجیستر 8 بیتی برای ضرایب و 9 تا رجیستر برای ذخیره داده های قبلی گذاشت و در هر مرحله داده ها را شیفت داد و ضرایب را با سیگنال های کنترلی تغییر داد.
```

```
x(n-1) \quad x(n-2) \quad x(n-3) \qquad x(n-M)
x(n) \quad b_0 \quad b_1 \quad b_2 \quad b_3 \quad \cdots \quad b_M
```

```
input wire coef_write_enable,
input wire [7:0] coef_value,
output reg [19:0] output_data
reg [7:0] reg1 , reg2 , reg3 , reg4 , reg5 , reg6 , reg7 , reg8 , reg9;
always @(posedge clk) begin
   if (coef_write_enable) begin
       gains[coef_number] <= coef_value;</pre>
    reg1 <= input_data;</pre>
    reg2 <= reg1;
    reg3 <= reg2;
    reg4 <= reg3;
    reg5 <= reg4;
    reg6 <= reg5;
    reg7 <= reg6;
    reg8 <= reg7;
    reg9 <= reg8:
    output_data <= (input_data * gains[0]) +
                    (reg1 * gains[1]) +
                     (reg2 * gains[2]) +
                     (reg3 * gains[3])
                     (reg4 * gains[4])
                     (reg5 * gains[5])
                     (reg6 * gains[6])
                     (reg7 * gains[7])
                     (reg8 * gains[8]) +
                     (reg9 * gains[9]);
```

```
dule FIR_filter_b(
 input wire clk,
 input wire coef_write_enable,
 input wire [7:0] input data,
 input wire [3:0] coef_number,
 input wire [7:0] coef_value,
 output reg [19:0] output_data
 reg [7:0] gains [4:0];
 reg [7:0] reg1 , reg2 , reg3 , reg4 , reg5 , reg6 , reg7 , reg8 , reg9;
 always @(posedge clk) begin
     if (coef_write_enable) begin
          if (coef_number <= 4)</pre>
              gains[coef_number] <= coef_value;</pre>
              gains[9-coef_number] <= coef_value;</pre>
     reg1 <= input_data;</pre>
     reg2 <= reg1;</pre>
     reg3 <= reg2;
     reg4 <= reg3;
     reg5 <= reg4;</pre>
     reg6 <= reg5;
     reg7 <= reg6;</pre>
     reg8 <= reg7;
     reg9 <= reg8;
     output_data <= ((input_data + reg9) * gains[0]) +</pre>
                       ((reg1 + reg8) * gains[1]) +
                       ((reg2 + reg7) * gains[2]) +
                       ((reg3 + reg6) * gains[3]) +
                       ((reg4 + reg5) * gains[4]);
 odule
```

b,c) در این قسمت چون ضرایب symmetric هستند که یعنی متقارن هستند و همان مقدار ضریب در ضریب متقارنش است پس میتوان تعداد ضرایب را نصف کرد و ضریب نیمه دوم را به ضریب نمیه اول اشاره داد که با این روش مقدار رجیستر های استفاده شده برای ذخیره ضرایب کم میشود و مساحت کمتری اشغال میکند ولی در عوض کمی مدار پیچیده تر میشود.

```
nodule FIR_filter_d(
   input wire clk,
   input wire coef_write_enable,
   input wire [7:0] input_data,
   input wire [3:0] coef_number,
   input wire [1:0] coef value,
   output reg [19:0] output_data
   reg [1:0] gains [9:0];
   reg [7:0] reg1 , reg2 , reg3 , reg4 , reg5 , reg6 , reg7 , reg8 , reg9;
   always @(posedge clk) begin
       if (coef write enable) begin
           gains[coef_number] <= coef_value;</pre>
       reg1 <= input_data;</pre>
       reg2 <= reg1;</pre>
       reg3 <= reg2;
       reg4 <= reg3;
       reg5 <= reg4;
       reg6 <= reg5;</pre>
       reg7 <= reg6;
       reg8 <= reg7;
       reg9 <= reg8;
       output_data <= ((gains[0] == 0)? -input_data : ((gains[0] == 1)? 0 : input_data))</pre>
                   + ((gains[0] == 0)? -reg1 : ((gains[0] == 1)? 0 : reg1))
                   + ((gains[0] == 0)? -reg2 : ((gains[0] == 1)? 0 : reg2))
                    + ((gains[0] == 0)? -reg3 : ((gains[0] == 1)? 0 : reg3))
                    + ((gains[0] == 0)? -reg4 : ((gains[0] == 1)? 0 : reg4))
                    + ((gains[0] == 0)? -reg5 : ((gains[0] == 1)? 0 : reg5))
                    + ((gains[0] == 0)? -reg6 : ((gains[0] == 1)? 0 : reg6))
                    + ((gains[0] == 0)? -reg7 : ((gains[0] == 1)? 0 : reg7))
                    + ((gains[0] == 0)? -reg8 : ((gains[0] == 1)? 0 : reg8))
                    + ((gains[0] == 0)? -reg9 : ((gains[0] == 1)? 0 : reg9));
   end
```

ل در این قسمت تعداد
 ضرایب ثابت و همان 10
 تا است ولی عمق انها کمتر
 شده و میتوان با 2 بیت انها
 را هندل کرد برای مثال
 اگر 0 بود ضریب 1- و
 اگر 1 بود 0 و در غیر این
 صورت 1 بگیریم ضرایب
 را که باعث میشود رجیستر
 ها به شدت کاهش یابند ولی
 در عوض جمع انها پیچیده
 تر میشود.

e) در این قسمت با توجه به اینکه باید در هر مرحله 10 تا ضرب 8 بیتی و 10 تا جمع 16 بیتی انجام دهد که به نوبه خود زمان زیادی میبردبه همین دلیل فرکانس کاری ما در اردر 57.8 MHz میشود. (17.3 ns)

از 136 تا رجيستر و 112 تا LUT و 144 تا فليپ فلاپ و 42 تا IOB و 10 تا DSP48 استفاده شده است به دليل 10 تا ضرب.

```
Net "clk" TNM_NET = "clk";
TIMESPEC "TS_clk" = PERIOD "clk" 17.3 ns HIGH 50%;
```

```
input wire coef write enable,
input wire [7:0] input data,
input wire [3:0] coef_number,
input wire [7:0] coef_value,
output reg [19:0] output_data
reg [7:0] gains [9:0];
    [7:0] reg1 , reg2 , reg3 , reg4 , reg5 , reg6 , reg7 , reg8 , reg9;
always @(posedge clk) begin
      (coef_write_enable) begin
       gains[coef_number] <= coef_value;</pre>
   reg1 <= input data:
   reg2 <= reg1;
   reg3 <= reg2;
    reg4 <= reg3;
   reg5 <= reg4;
    reg6 <= reg5;
   reg7 <= reg6;
   reg8 <= reg7;
   result1 <= input_data * gains[0];
    result2 <= result1 + reg1 * gains[1];
   result3 <= result2 + reg2 *
                                gains[2];
   result4 <= result3 + reg3 *
                                gains[3];
    result5 <= result4 + reg4 *
   result6 <= result5 + reg5 * gains[5];
   result7 <= result6 + reg6 * gains[6];
   result8 <= result7 + reg7 * gains[7];
    result9 <= result8 + reg8 * gains[8];
    output_data <= result9 + reg9 * gains[9];
```

```
input wire clk,
input wire valid input,
input wire coef write enable.
input wire [7:0] input_data,
input wire [3:0] coef_number,
input wire [7:0] coef_value,
output reg [19:0] output_data
reg [7:0] gains [9:0];
reg [7:0] reg1 , reg2 , reg3 , reg4 , reg5 , reg6 , reg7 , reg8 , reg9, input_reg;
reg [3:0] counter;
always @(posedge clk) begin
    input_reg <= input_data;</pre>
    if (coef_write_enable) begin
       gains[coef_number] <= coef_value;</pre>
    if (valid_input) begin
        reg1 <= input_reg;</pre>
        reg2 <= reg1;
        reg3 <= reg2;
        reg4 <= reg3;
        reg5 <= reg4;
        reg6 <= reg5;
        reg7 <= reg6;
        reg8 <= reg7;
        reg9 <= reg8:
        counter <= 0:
        if (counter <= 9 && counter >= 0) begin
            output_data <= ((counter==0)? 0 : output_data) + ((counter==0)? input_reg :</pre>
                 (counter==1)? reg1 : (counter==2)? reg2 : (counter==3)? reg3 :
                 (counter==4)? reg4 : (counter==5)? reg5 : (counter==6)? reg6 :
                (counter==7)? reg7 : (counter==8)? reg8 : reg9) * gains[counter];
            counter <= counter + 1;</pre>
```

f) در این قسمت برای پایپلاین کردن مدار باید جمع و ضرب خروجی را که تعداد زیادی دارد به جمع و ضرب های کوچک تر تقسیم کرد تا دیلی هر قسمت کم شود که به طبع باعث میشود خروجی در چند کلاک اماده شود(در این مثال 10 کلاک) ولی در عوض فرکانس کلاک بیشتر میشود.

همانطور که دیده میشود فرکانس برابر 181.8MHz است.(5.5ns)

```
Net "clk" TNM_NET = "clk";
TIMESPEC "TS_clk" = PERIOD "clk" 5.5 ns HIGH 50%;
```

g) در این قسمت با انجام عمل resource sharing در هر کلاک از 1 جمع و 1 ضرب استفاده کردیم که به طبع نیاز به 10 کلاک برای اماده شدن جواب نیاز دارد.

با انجام این عمل رجیستر ها از 136 به 101 و به 101 و فلیپ فلاپ ها از 144 به 131 و iOB از 144 به 131 و IOB از 42 به 43 و تعداد DSP48 ها از 10 به 2 تغییر کردند.

فركانس كارى هم برابر 125MHz است.(8ns)

```
NET "clk" TNM_NET = "clk";
TIMESPEC "TS_clk" = PERIOD "clk" 8 ns HIGH 50%;
```

```
h) در این قسمت صرفا 2 تا ورودی و خروجی دادیم که به طبع باید 2 تا شیفت بدهیم.
```

در این قسمت تعداد رجیستر ها از 136 به 120 و LUT از 112 به 132 و فلیپ فلاپ ها از 144 به 148 و IOB از 42 به 70 و DSP48 ها از 10 به 20 تغییر کردند تا نرخ پردازش بیشتر شود.

فرکانس کاری برابر 59.17MHz است. (16.9ns)

```
NET "clk" TNM_NET = "clk";
TIMESPEC "TS_clk" = PERIOD "clk" 16.9 ns HIGH 50%;
```

برای عملکرد درست کد ها هم Wave های انها به ترتیب نمایش داده شده است.

.a



.b

|                   |       |      |   |       |     |       |       |       |     |        |     |            |      | 150.000 ns |
|-------------------|-------|------|---|-------|-----|-------|-------|-------|-----|--------|-----|------------|------|------------|
| Name              | Value | 0 ns |   | 20 ns |     | 40 ns | 60 ns | 80 ns |     | 100 ns |     | 120 ns     |      | 140 ns     |
| ¹₿ clk            | 0     |      |   |       |     |       |       |       |     |        |     |            |      |            |
| 15 coef_wrenable  | 1     |      |   |       |     |       |       |       |     |        |     |            |      |            |
| > input_data[7:0] | 0     |      |   |       |     | 0     |       |       | 8   | 247    | 255 |            | 9    |            |
| coef_number[3:0   | 12    | 0    | 1 | 2     | Х 3 |       | 4     |       | X   |        | 1   | 7          | 9    | 12         |
| coef_value[7:0]   | 247   |      |   |       |     | 0     |       |       | 247 | 7      | 252 | 8          | 2    | 247        |
| output_data[19:0] | 2340  |      |   |       |     | х     |       |       | Χ   | •      | 56  | 65989      | 4308 | 2340       |
|                   |       |      |   |       |     | Ü     |       |       | 247 | 7      |     | 8<br>65989 | 4308 |            |

.d

|                           |       |           |           |             |                      |                  |              | 340.000 ns      |
|---------------------------|-------|-----------|-----------|-------------|----------------------|------------------|--------------|-----------------|
| Name                      | Value | 0 ns      | 50 ns     | 100 ns      | 150 ns               | 200 ns           | 250 ns       | 300 ns          |
| ¹la clk                   | 0     |           |           |             |                      |                  |              |                 |
| 🔓 coef_wrenable           | 1     |           |           |             |                      |                  |              |                 |
| > 👹 input_data[7:0]       | 1     |           | •         | 8 247 255 9 | 0 \ 5 \ 9 \ 248 \ 2  | 53 6 252 253 248 | 249 0        | 6 254 253 251 1 |
| > Wooef_number[3:0        | 1     | 0 1 2 3 4 | 5 6 7 8 9 | 7 (1 (7 (9) | 12 \ 14 \ 10 \ 4 \ 9 | 8 11 15 1        | 0 (6 (14 (7  | 6 13 5 12 1     |
| > Section coef_value[1:0] | 1     |           |           | 3 0 1       | 0 3 0                | 1 0 3 0 3        | 2 0 1 3      | 0 2 0 1         |
| > M output_data[19:0]     | 1262  | ×         |           | 0           |                      |                  | 10 \ 10 \ 10 | 10 10 10 10 10  |
|                           |       |           |           |             |                      |                  |              |                 |

.f

|                       |       |      |       |   |       |   |   |   |   |        |    |     |    |     |        |     |     |     |     | 219    | .794 ns |
|-----------------------|-------|------|-------|---|-------|---|---|---|---|--------|----|-----|----|-----|--------|-----|-----|-----|-----|--------|---------|
| Name                  | Value | 0 ns |       | 5 | 50 ns |   |   |   |   | 100 ns |    |     |    |     | 150 ns |     |     |     |     | 200 ns |         |
| l‰ clk                | 0     |      |       |   |       |   |   |   |   |        |    |     |    |     |        |     |     |     |     |        |         |
| 🔓 coef_wrenable       | 1     |      |       |   |       |   |   |   |   |        |    |     |    |     |        |     |     |     |     |        |         |
| > 🖷 input_data[7:0]   | 32    |      |       | ø |       |   |   |   |   | 36     | 99 | 101 | 13 | 237 | 198    | 229 | 143 | 232 | 189 | 99     | 32      |
| > 😼 coef_number[3:0   | 11    | 0 1  | <br>3 | 4 | 5     | 6 | 7 | 8 | 9 |        | 7  | 1   | 7  | 9   | 12     | 14  | 10  | 4   | 9   | 8      | 11      |
| > 🖷 coef_value[7:0]   | 4     |      |       | ø |       |   |   |   |   | 247    | 7  | 252 | 8  | 2   | 247    | 255 | 6   | 253 | 249 | 0      | 4       |
| > 🖷 output_data[19:0] | 51409 |      |       | × |       |   |   |   |   |        |    |     |    | 0   |        |     |     |     | 360 | 25443  | 51409   |
|                       |       |      |       |   |       |   |   |   |   |        |    |     |    |     |        |     |     |     |     |        |         |

.g

|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |       |                              |        |        |        |        | 600.000 ns |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------------------------------|--------|--------|--------|--------|------------|
| Name                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Value | 0 ns                         | 100 ns | 200 ns | 300 ns | 400 ns | 500 ns     |
| ¹å clk                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0     |                              |        |        |        |        |            |
| ™ valid_input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0     |                              |        |        |        |        |            |
| 🔓 coef_wrenable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1     |                              |        |        |        |        |            |
| > 🖷 input_data[7:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 237   | 0                            | 36     | 99     | 101    | 13     | 237        |
| > 🖷 coef_number[3:0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 9     | 0(1)(2)(3)(4)(5)(6)(7)(8)(9) |        |        | 1      | 7      | 9          |
| > Section 2015 > Section 2015 > Section 2015   Property 2015 | 2     | 0                            | 247    | 7      | 252    | 8      | 2          |
| > Moutput_data[19:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 3276  | ×                            | $\sim$ | 0      | 24948  | 25452  | 0 3276     |

.h

|                      |       |      |       |       |       |       |        |     |        |      |        |      |        |      | 200    | 0.000 ns |
|----------------------|-------|------|-------|-------|-------|-------|--------|-----|--------|------|--------|------|--------|------|--------|----------|
| Name                 | Value | 0 ns | 20 ns | 40 ns | 60 ns | 80 ns | 100 ns | 1   | 120 ns |      | 140 ns |      | 160 ns |      | 180 ns |          |
| ¹∰ dk                | 0     |      |       |       |       |       |        |     |        |      |        |      |        |      |        |          |
| 🍓 coef_wrenable      | 1     |      |       |       |       |       |        |     |        |      |        |      |        |      |        |          |
| > 🕶 input_data1[7:0] | 150   |      |       | 0     |       |       | 36     | 13  | 1      | 237  | 197    | 18   | 232    | 45   | 128    | 150      |
| > 😼 input_data2[7:0] | 19    |      |       | 0     |       |       | 129    | 141 | 13     | 140  | 170    | 143  | 197    | 101  | 32     | 19       |
| > 🖷 coef_number[3:0  | 13    | 0 1  | 2 3   | 4 5   | 6 7   | 8 / 9 | 7      | 12  | 7      | ( 0  | 15     | 10   | 13     | 0    | 11     | 13       |
| > W coef_value[7:0]  | 251   |      |       | 0     |       |       | 247    | 255 | 8      | 9    | 5      | 6    | 4      | 253  | 4      | 251      |
| > 🖬 output1[19:0]    | 38094 |      |       | ×     |       |       |        | ď   |        |      | 2061   | 266  | 2096   | 2301 | 33960  | 38094    |
| > 🛂 output2[19:0]    | 6383  |      |       | ×     |       |       |        | 0   |        | 1032 | 2658   | 1391 | 2893   | 2269 | 9240   | 6383     |